Title :
Hardware compiler realising concurrent processes in reconfigurable logic
Author :
Diessel, O. ; Milne, G.
Author_Institution :
Sch. of Comput. Sci. & Eng., New South Wales Univ., Sydney, NSW, Australia
Abstract :
Reconfigurable computers based on field programmable gate array technology allow applications to be realised directly in digital logic. The inherent concurrency of hardware distinguishes such computers from microprocessor-based machines in which the concurrency of the underlying hardware is fixed and abstracted from the programmer by the software model. However, reconfigurable logic provides us with the potential to exploit ´real´ concurrency. It is therefore interesting to know how to exploit this concurrency, how to model concurrent computations, and which languages allow this dynamic hardware to be programmed most effectively. The purpose of this work is to describe an FPGA compiler for the Circal process algebra. In so doing, the authors demonstrate that behavioural descriptions expressed in a process algebraic language can be readily and intuitively compiled to reconfigurable logic and that this contributes to the goal of discovering appropriate high-level languages for run-time reconfiguration
Keywords :
circuit layout CAD; concurrency theory; field programmable gate arrays; formal languages; logic CAD; parallel architectures; process algebra; reconfigurable architectures; Circal process algebra; FPGA compiler; behavioural descriptions; concurrent computation modelling; concurrent processes; digital logic; dynamic hardware; field programmable gate array technology; hardware compiler; high-level languages; microprocessor-based machines; process algebraic language; real concurrency; reconfigurable computers; reconfigurable logic; run-time reconfiguration; software model;
Journal_Title :
Computers and Digital Techniques, IEE Proceedings -
DOI :
10.1049/ip-cdt:20010579