• DocumentCode
    1550133
  • Title

    High efficiency data access system architecture for deblocking filter supporting multiple video coding standards

  • Author

    Chien, Cheng-An ; Jian, Guo-An ; Chang, Hsiu-Cheng ; Chen, Kuan-Hung ; Guo, Jiun-In

  • Author_Institution
    Comput. Sci. & Inf. Eng. Dept., Nat. Chung-Cheng Univ., Chiayi, Taiwan
  • Volume
    58
  • Issue
    2
  • fYear
    2012
  • fDate
    5/1/2012 12:00:00 AM
  • Firstpage
    670
  • Lastpage
    678
  • Abstract
    This paper presents an efficient VLSI architecture of in-loop deblocking filter (ILF) with high efficiency data access system for supporting multiple video coding standards including H.264 BP/MP/HP, SVC, MVC, AVS, and VC-1. Advanced standards, such as H.264 MP/HP, SVC, and MVC, adopt Macro Block Adaptive Frame Field (MBAFF) to enhance coding efficiency which results in the performance bottleneck of deblocking filter due to complex data access requirement. This design challenge has not been discussed in previous works according to our best knowledge. Therefore, we develop a Prediction Data Management (PDM) to manage the input prediction data order of deblocking filter for different coding types (like frame/field) and multiple standards. We also design an extended output frame buffer module to solve the system bus architecture restriction (like 1K boundary and burst length) and achieve high efficiency data access by using MB-based scan order. By using these techniques, we can solve the data accessing design challenge and reduce 67% bus latency. After being implemented by using 90 nm CMOS technology, the proposed work can achieve real-time performance requirement of QFHD (3840×2160@30fps) when operated at 156MHz at the cost of 50.6K gates and 2.4K bytes local memory. The maximum operating frequency of the proposed design, i.e. 370MHz, is higher than the required real-time operating frequency so that voltage scaling may be adopted to reduce power consumption.
  • Keywords
    CMOS integrated circuits; VLSI; filtering theory; system buses; video coding; AVS; CMOS technology; H.264 BP/MP/HP; ILF; MB-based scan order; MBAFF; MVC; PDM; QFHD; SVC; VC-1; VLSI architecture; coding efficiency; deblocking filter; extended output frame buffer module; high efficiency data access system architecture; in-loop deblocking filter; input prediction data order; macro block adaptive frame field; maximum operating frequency; multiple video coding standards; power consumption; real-time operating frequency; real-time performance requirement; system bus architecture; voltage scaling; Encoding; Filtering; Filtering algorithms; Optical filters; Standards; Static VAr compensators; Video coding; Deblocking filter; High efficiency; Multiple video standards;
  • fLanguage
    English
  • Journal_Title
    Consumer Electronics, IEEE Transactions on
  • Publisher
    ieee
  • ISSN
    0098-3063
  • Type

    jour

  • DOI
    10.1109/TCE.2012.6227475
  • Filename
    6227475