DocumentCode :
1551026
Title :
Performance estimation of complex MOS gates
Author :
Kong, Jeong-Taek ; Hussain, Syed Zakir ; Overhauser, David
Author_Institution :
R&D Center, Samsung Electron. Co. Ltd., Kyungki, South Korea
Volume :
44
Issue :
9
fYear :
1997
fDate :
9/1/1997 12:00:00 AM
Firstpage :
785
Lastpage :
795
Abstract :
In this paper, a new efficient two-step reduction technique is proposed to estimate the performance of complex gates. A complex gate is first mapped to an equivalent NAND gate form and then the NAND gate is mapped to an inverter macromodel. Accurate reduction techniques for series-connected transistors precisely model effective transconductance, the channel length modulation effect, input terminal position dependence, parasitic capacitances, and the body effect. Adequate solutions to address these sources of delay errors, which may total 100% or more, have not been previously provided. These reduction techniques are not tied to a single macromodel, but generally are applicable to existing linear and nonlinear macromodels. Experiments with a wide range of input transitions and output loadings for various gates show nearly identical results between SPICE2 and the proposed techniques. The proposed macromodeling techniques are up to several hundred times faster than SPICE2 and up to several times faster than existing nonlinear macromodels for individual gates
Keywords :
MOS logic circuits; VLSI; capacitance; circuit analysis computing; delays; integrated circuit modelling; logic CAD; logic gates; timing; body effect; channel length modulation effect; complex MOS gates; delay errors; effective transconductance; equivalent NAND gate form; input terminal position dependence; input transitions; inverter macromodel; linear macromodels; nonlinear macromodels; output loadings; parasitic capacitances; reduction techniques; series-connected transistors; two-step reduction technique; Circuit simulation; Companies; Delay; Digital circuits; Equations; Integrated circuit interconnections; Inverters; Parasitic capacitance; Timing; Transconductance;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Fundamental Theory and Applications, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7122
Type :
jour
DOI :
10.1109/81.622982
Filename :
622982
Link To Document :
بازگشت