DocumentCode :
155229
Title :
Hardware accelerator for fast image/video thinning
Author :
Davalle, Daniele ; Carnevale, Berardino ; Saponara, S. ; Fanucci, L. ; Terreni, Pierangelo
Author_Institution :
Dept. of Inf. Eng., Univ. of Pisa, Pisa, Italy
fYear :
2014
fDate :
14-17 Oct. 2014
Firstpage :
64
Lastpage :
67
Abstract :
Image thinning algorithms are widely used in image processing to simplify elaboration preserving geometrical features. Standard approaches are based on iterative methods and on distance transforms. Both techniques are well known to be computationally intensive. In this work we propose a parallel, fast and flexible hardware architecture for image thinning to achieve real-time performance. The test case is the 720 × 576 PAL standard video at 25 frame per second (fps). Synthesis was performed for a Stratix II FPGA EP2S30 and for a standard cell 65 nm CMOS technology. The former showed a usage of 4%slices and 1% registers, the latter gave an occupation of 5 kgates for the processing core. The execution time for one frame was 0.03 s on the FPGA and 0.009 s on the 65 nm, resulting in a maximum throughput of 33 fps and 111 fps, respectively.
Keywords :
CMOS integrated circuits; field programmable gate arrays; image thinning; iterative methods; transforms; video signal processing; CMOS technology; PAL standard video; Stratix II FPGA EP2S30; distance transforms; geometrical feature preservation; hardware accelerator; image processing; image thinning; iterative methods; size 65 nm; video thinning; Algorithm design and analysis; Computer architecture; Field programmable gate arrays; Hardware; Image segmentation; Random access memory; Standards;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Imaging Systems and Techniques (IST), 2014 IEEE International Conference on
Conference_Location :
Santorini
Type :
conf
DOI :
10.1109/IST.2014.6958447
Filename :
6958447
Link To Document :
بازگشت