DocumentCode :
1553611
Title :
An Effective and Efficient Framework for Clock Latency Range Aware Clock Network Synthesis
Author :
Chou, Sheng ; Han, Cheng-Shen ; Huang, Po-Kai ; Tien, Ko-Fan ; Ho, Tsung-Yi
Author_Institution :
Dept. of Comput. Sci. & Inf. Eng., Nat. Cheng Kung Univ., Tainan, Taiwan
Volume :
30
Issue :
7
fYear :
2011
fDate :
7/1/2011 12:00:00 AM
Firstpage :
1045
Lastpage :
1057
Abstract :
In this paper, we present an effective and efficient framework to minimize clock latency range (CLR), which is a crucial objective measuring the process variability of the high-performance clock network. An enhanced deferred-merge embedding algorithm is proposed to handle the skew and slew constraints simultaneously. Besides, instead of using traditional buffering methods that consider only capacitance loading, we adopt slew-constrained buffering for more accurate results. To explore the variation effect with different combinations of buffers and wires in terms of CLR, we design an experiment to examine it and propose an effective buffer and wire sizing scheme. In addition, obstacle avoidance handling is included in our framework. Experimental results show that our framework achieves the best results in terms of CLR compared with any other team in the 2009 ACM ISPD clock network synthesis contest and four state-of-the-art works.
Keywords :
clocks; network synthesis; capacitance loading; clock latency range aware clock network synthesis; enhanced deferred-merge embedding algorithm; high-performance clock network; process variability; slew-constrained buffering; traditional buffering methods; wire sizing scheme; Capacitance; Clocks; Clustering algorithms; Merging; Network synthesis; Routing; Wires; Buffer insertion; clock latency range (CLR); clock network synthesis (CNS);
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2011.2110591
Filename :
5875988
Link To Document :
بازگشت