Title : 
Vector transfer by self-tested self-synchronization for parallel systems
         
        
            Author : 
Mu, Fenghao ; Svensson, Christer
         
        
            Author_Institution : 
SwitchCore, Lund, Sweden
         
        
        
        
        
            fDate : 
8/1/1999 12:00:00 AM
         
        
        
        
            Abstract : 
Communications between processing elements (PEs)in very large scale parallel systems become more challenging as the function and speed of the PEs improve continuously. Clocked I/O ports may malfunction if data read failure occurs due to clock skew. There are many drawbacks in global clock distribution utilized to reduce the clock skew. This paper addresses a self-tested self-synchronization (STSS) method for vector transfer between PEs. A test signal is added to remove the data read failure. The advantages of this method are: very high data throughput, less power consumption in clock distribution, no constraints on clock skew and system scale, easy in design, less latency. A failure zone concept is used to characterize the behavior of storage elements. By using a jitter injected test signal, a robust vector transfer between PEs with arbitrary clock phases is achieved and the headache problem of the global synchronization is avoided
         
        
            Keywords : 
parallel architectures; power consumption; synchronisation; clock skew; data throughput; failure zone concept; global synchronization; jitter injected test signal; parallel systems; power consumption; self-tested self-synchronization; vector transfer; Built-in self-test; Clocks; Delay; Energy consumption; Jitter; Large-scale systems; Robustness; Synchronization; Testing; Throughput;
         
        
        
            Journal_Title : 
Parallel and Distributed Systems, IEEE Transactions on