DocumentCode :
1554862
Title :
Integrated analogue voltage multiplier combining MOS and bipolar transistors
Author :
King, Daniel ; Lysejko, M.J.
Volume :
27
Issue :
20
fYear :
1991
Firstpage :
1852
Lastpage :
1854
Abstract :
An analogue voltage multiplier (AVM) using a bipolar transistor core fabricated using a standard CMOS process is reported. A bipolar core is introduced to capitalise on the superior linearity of bipolar transistors in this application. The circuit achieves a typical nonlinearity of 0.1% full-scale at half-scale output voltage and the performance is compared with a CMOS AVM fabricated on the same wafer.
Keywords :
BIMOS integrated circuits; linear integrated circuits; multiplying circuits; voltage multipliers; analogue voltage multiplier; bipolar transistor core; pseudo BiCMOS process; standard CMOS process;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el:19911151
Filename :
97217
Link To Document :
بازگشت