Title :
A PRML detector for a DVDR system
Author :
Lee, Chang Hun ; Cho, Yong Soo
Author_Institution :
Sch. of Electron. & Electr. Eng., Chungang Univ., Seoul, South Korea
fDate :
5/1/1999 12:00:00 AM
Abstract :
In this paper, adaptive algorithms for updating the coefficients of an equalizer and a 2-state Viterbi detector for a partial response maximum likelihood (PRML) detector in a digital versatile disc record (DVDR) system are proposed and implemented with field programmable gate array (FPGA). The conventional partial response (PR) equalization method, derived under the conventional minimum mean square error (MMSE) criterion, exhibits performance degradation due to high-frequency noise enhancement effect of the equalizer in the process of compensating the low pass characteristic of an optical channel with an eight-to-fourteen modulation-plus (EFMPlus) coded input. The proposed equalization method achieves performance improvement by effectively equalizing the channel output at the important points, i.e. zero-crossing points, where the information on actual recorded bits is stored. Considering the speed limit of the FPGA chip, the maximum likelihood (ML) detector is implemented by a 2-state Viterbi algorithm which has similar performance to the original 6-state Viterbi detector by selecting an appropriate value for threshold. Following performance analyses of the proposed algorithms for PRML detector by various computer simulation, the PRML detector is implemented by FPGA chip
Keywords :
Viterbi detection; adaptive equalisers; field programmable gate arrays; least mean squares methods; maximum likelihood detection; modulation coding; optical disc storage; optical modulation; 2-state Viterbi algorithm; 2-state Viterbi detector; 6-state Viterbi detector; DVDR system; EFMPlus coded input; FPGA chip; MMSE; PRML detector; adaptive algorithms; channel output equalization; computer simulation; digital versatile disc record; eight-to-fourteen modulation-plus coded input; equalizer coefficients updating; field programmable gate array; high-frequency noise enhancement; low pass characteristic compensation; maximum likelihood detector; minimum mean square error; optical channel; partial response equalization; partial response maximum likelihood detector; performance degradation; speed limit; zero-crossing points; Adaptive algorithm; Adaptive arrays; DVD; Detectors; Equalizers; Field programmable gate arrays; Maximum likelihood detection; Optical noise; Sensor arrays; Viterbi algorithm;
Journal_Title :
Consumer Electronics, IEEE Transactions on