DocumentCode :
1556769
Title :
Architecture and VLSI implementation of digital symbol timing recovery for DTV receivers
Author :
Huang, Herb
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
Volume :
45
Issue :
2
fYear :
1999
fDate :
5/1/1999 12:00:00 AM
Firstpage :
408
Lastpage :
416
Abstract :
Completely digital symbol timing recovery architectures have advantages over the conventional mixed analog and digital approach, such as ease of system integration (especially for VLSI implementations) and flexible sampling rates. This paper is split into two main parts. The first part describes a digital symbol timing recovery architecture designed for digital television (DTV) receivers and also presents the associated design tradeoffs. The second part discusses an important aspect of the VLSI implementation of the architecture, which is the design and verification of the system clocking scheme
Keywords :
VLSI; digital integrated circuits; digital television; signal sampling; synchronisation; television receivers; timing circuits; DTV receivers; VLSI implementation; digital symbol timing recovery architectures; digital television receivers; flexible sampling rates; mixed analog/digital approach; system clocking; system integration; verification; Circuits; Clocks; Digital TV; Sampling methods; Signal sampling; Synchronization; TV receivers; Timing; Very large scale integration; Voltage-controlled oscillators;
fLanguage :
English
Journal_Title :
Consumer Electronics, IEEE Transactions on
Publisher :
ieee
ISSN :
0098-3063
Type :
jour
DOI :
10.1109/30.793426
Filename :
793426
Link To Document :
بازگشت