DocumentCode :
1557053
Title :
An Analytical Placer for VLSI Standard Cell Placement
Author :
Chen, Jianli ; Zhu, Wenxing
Author_Institution :
Center for Discrete Math. & Theor. Comput. Sci., Fuzhou Univ., Fuzhou, China
Volume :
31
Issue :
8
fYear :
2012
Firstpage :
1208
Lastpage :
1221
Abstract :
Placement is the process of determining the exact locations of circuit elements within a chip. It is a crucial step in very large scale integration (VLSI) physical design, because it affects routability, performance, and power consumption of a design. In this paper, we develop a new analytical placer to solve the VLSI standard cell placement problem. The placer consists of two phases, multilevel global placement (GP) and detailed cell placement (DP). In the stage of GP, during the clustering stage, we use a nonlinear programming technique and a best-choice clustering algorithm to take a global view of the whole netlist and placement information, and then use an iterative local refinement technique during the declustering stage to further distribute the cells and reduce the wirelength. In the stage of DP, we develop a fast legalization algorithm to make the solution by global placement legal and use a cell order polishing to improve the legal solution. The proposed algorithm is tested on the IBM standard cell benchmark circuits and Peko suites. Experimental results show that our placer obtains high-quality results in a reasonable running time.
Keywords :
VLSI; integrated circuit design; iterative methods; nonlinear programming; IBM standard cell benchmark circuits; Peko suite; VLSI physical design; VLSI standard cell placement; analytical placer; circuit element; clustering algorithm; declustering stage; design routability; detailed cell placement; fast legalization algorithm; iterative local refinement technique; multilevel global placement; nonlinear programming technique; power consumption; very large scale integration; Algorithm design and analysis; Clustering algorithms; Law; Programming; Standards; Very large scale integration; Analytical approach; detailed placement; global placement; standard cell placement; very large scale integration (VLSI) physical design;
fLanguage :
English
Journal_Title :
Computer-Aided Design of Integrated Circuits and Systems, IEEE Transactions on
Publisher :
ieee
ISSN :
0278-0070
Type :
jour
DOI :
10.1109/TCAD.2012.2190289
Filename :
6238405
Link To Document :
بازگشت