DocumentCode :
1557596
Title :
A 0.7-to-3.5 GHz 0.6-to-2.8 mW Highly Digital Phase-Locked Loop With Bandwidth Tracking
Author :
Yin, Wenjing ; Inti, Rajesh ; Elshazly, Amr ; Young, Brian ; Hanumolu, Pavan Kumar
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
Volume :
46
Issue :
8
fYear :
2011
Firstpage :
1870
Lastpage :
1880
Abstract :
A digital phase-locked loop (DPLL) employs a linear proportional path, a double integral path, bandwidth and tuning range tracking; and a novel delta-sigma digital to analog converter to achieve low jitter, wide operating range and low power. The proposed proportional path decouples the detector quantization error and oscillator noise bandwidth tradeoff and helps maximize bandwidth to suppress digitally controlled oscillator (DCO) phase noise in a power efficient manner. A double integral path alleviates the tradeoff between DCO tuning range and its frequency quantization error. The high resolution of the DCO was maintained over a wide range of sampling clock frequencies by using a delta-sigma digital to analog converter and a continuously tunable switched-RC filter. Bandwidth and tuning range tracking are employed to achieve low jitter over the entire operating range. The prototype DPLL, fabricated in a 90 nm CMOS process, operates from 0.7 GHz to 3.5 GHz. At 2.5 GHz, the proposed DPLL consumes only 1.6 mW power from a 1 V supply and achieves 1.6 ps and 11.6 ps of long-term r.m.s and peak jitter, respectively.
Keywords :
CMOS integrated circuits; MMIC oscillators; UHF integrated circuits; delta-sigma modulation; digital phase locked loops; field effect MMIC; jitter; phase noise; switched filters; CMOS process; DCO phase noise; bandwidth tracking; continuously tunable switched-RC filter; delta-sigma digital to analog converter; detector quantization error; digital phase-locked loop; digitally controlled oscillator phase noise suppression; double integral path; frequency 0.7 GHz to 3.5 GHz; frequency quantization error; linear proportional path; low jitter; power 0.6 mW to 2.8 mW; sampling clock frequency; time 1.6 ps; time 11.6 ps; voltage 1 V; Bandwidth; Jitter; Oscillators; Phase frequency detector; Phase locked loops; Quantization; Tuning; Digital phase-locked loop; bandwidth tracking; double integral path; linear proportional path; tuning range tracking;
fLanguage :
English
Journal_Title :
Solid-State Circuits, IEEE Journal of
Publisher :
ieee
ISSN :
0018-9200
Type :
jour
DOI :
10.1109/JSSC.2011.2157259
Filename :
5892905
Link To Document :
بازگشت