DocumentCode :
1557616
Title :
An Instant-Startup Jitter-Tolerant Manchester-Encoding Serializer/Deserializer Scheme for Event-Driven Bit-Serial LVDS Interchip AER Links
Author :
Zamarreño-Ramos, Carlos ; Serrano-Gotarredona, Teresa ; Linares-Barranco, Bernabé
Author_Institution :
Inst. de Microelectron. de Sevilla (IMSE-CNM-CSIC), Sevilla, Spain
Volume :
58
Issue :
11
fYear :
2011
Firstpage :
2647
Lastpage :
2660
Abstract :
This paper presents a serializer/deserializer scheme for asynchronous address event representation (AER) bit-serial interchip communications. Each serial AER (sAER) link uses four wires: a micro strip pair for low voltage differential signaling (LVDS) and two handshaking lines. Each event is represented by a 32-bit word. Two extra preamble bits are used for alignment. Transmission clock is embedded in the data using Manchester encoding. As opposed to conventional LVDS links, the presented approach allows to stop physical communication between data events, so that no “comma” characters need to be transmitted during these pauses. As soon as a new event needs to be transmitted, the link recovers immediately thanks to a built-in control voltage memorization circuit. As a result, power consumption of the serializer and deserializer circuits is proportional to data event rate. The approach is also highly tolerant to clock jitter, due to the asynchronous nature and the Manchester encoding. A chip test prototype has been fabricated in standard 0.35 μm CMOS including a pair of Serializer and Deserializer circuits. Maximum measured event transmission rate is 15 Meps (mega events per second) for 32-bit events, with a maximum bit transmission speed of 670 Mbps (mega bits per second).
Keywords :
CMOS integrated circuits; clocks; encoding; low-power electronics; microprocessor chips; protocols; timing jitter; asynchronous address event representation; bit-serial interchip communications; built-in control voltage memorization circuit; chip test prototype; clock jitter; data event rate; event-driven bit-serial LVDS; handshaking lines; instant-startup jitter-tolerant Manchester-encoding; interchip AER links; low voltage differential signaling; microstrip pair; power consumption; serial AER link; serializer/deserializer circuits; size 0.35 mum; standard CMOS; transmission clock; Clocks; Encoding; Jitter; Receivers; Sensors; Synchronization; Very large scale integration; Address event representation (AER); Manchester encoding; asynchronous circuits; asynchronous communications; clock data recovery (CDR); event-driven processing; low voltage differential signaling (LVDS); neuromorphic circuits and systems; serial AER; serial interchip communication;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2011.2151070
Filename :
5892911
Link To Document :
بازگشت