DocumentCode :
1557841
Title :
The spacer/replacer concept: a viable route for sub-100 nm ultrathin-film fully-depleted SOI CMOS
Author :
van Meer, H. ; De Meyer, K.
Author_Institution :
IMEC, Leuven, Belgium
Volume :
23
Issue :
1
fYear :
2002
Firstpage :
46
Lastpage :
48
Abstract :
We introduce the Spacer/Replacer concept, a new concept to improve the device performance of ultrathin-film fully-depleted (FD) SOI CMOS transistors. High-performance FD SOI CMOS transistors are demonstrated with a silicon film thickness of 30 nm and physical gate-lengths down to 0.1 μm. The approach uses selective epitaxial growth of silicon to form raised source/drains while avoiding the simultaneous formation of a T-shaped poly-Si gate. In addition, the introduced concept eases the integration issues related to the ultrathin silicon film.
Keywords :
CMOS integrated circuits; MOSFET; epitaxial growth; integrated circuit technology; semiconductor thin films; silicon-on-insulator; thin film transistors; 0.1 micron; 30 to 100 nm; CMOS transistors; device performance improvement; raised source/drains; selective epitaxial growth; spacer/replacer concept; ultrathin Si film; ultrathin-film fully-depleted SOI CMOS; Contact resistance; Degradation; Epitaxial growth; Fabrication; MOSFETs; Oxidation; Semiconductor films; Shape; Silicidation; Silicon on insulator technology;
fLanguage :
English
Journal_Title :
Electron Device Letters, IEEE
Publisher :
ieee
ISSN :
0741-3106
Type :
jour
DOI :
10.1109/55.974808
Filename :
974808
Link To Document :
بازگشت