DocumentCode :
1558407
Title :
A 12.5-bit 4 MHz 13.8 mW MASH \\Delta \\Sigma Modulator With Multirated VCO-Based ADC
Author :
Zaliasl, Samira ; Saxena, Saurabh ; Hanumolu, Pavan Kumar ; Mayaram, Kartikeya ; Fiez, Terri S.
Author_Institution :
Sch. of Electr. Eng. & Comput. Sci., Oregon State Univ., Corvallis, OR, USA
Volume :
59
Issue :
8
fYear :
2012
Firstpage :
1604
Lastpage :
1613
Abstract :
A novel MASH delta-sigma (ΔΣ) ADC architecture is introduced that has a multirated voltage controlled oscillator (VCO)-based ADC in its second stage. The architecture allows for low power and high speed operation and is insensitive to the VCO linearity. A prototype consists of a first-order switched-capacitor (SC) modulator operating at 100 MHz in the first stage followed by a second-stage VCO-based ADC operating at 1.2 GHz. A custom IC prototype of this architecture achieves 77.3 dB signal-to-noise-ratio (SNR) over a 4 MHz signal bandwidth with a power consumption of 13.8 mW. It was fabricated in a 130 nm 1P8M CMOS process. The resulting FoM is 298 fJ per conversion.
Keywords :
CMOS integrated circuits; analogue-digital conversion; delta-sigma modulation; switched capacitor networks; voltage-controlled oscillators; CMOS process; IC prototype; MASH ΔΣ modulator; VCO linearity; bandwidth 4 MHz; figure of merit; first order switched capacitor modulator; frequency 1.2 GHz; frequency 100 MHz; frequency 4 MHz; multirated VCO based ADC; power 13.8 mW; signal-to-noise-ratio; size 130 nm; voltage controlled oscillators; Clocks; Gain; Modulation; Multi-stage noise shaping; Noise; Quantization; Voltage-controlled oscillators; Analog to digital conversion; MASH architecture; VCO-based quantizer; delta-sigma; multirate MASH modulator;
fLanguage :
English
Journal_Title :
Circuits and Systems I: Regular Papers, IEEE Transactions on
Publisher :
ieee
ISSN :
1549-8328
Type :
jour
DOI :
10.1109/TCSI.2012.2206506
Filename :
6243235
Link To Document :
بازگشت