DocumentCode :
1559535
Title :
Application assessment of high throughput flip chip assembly for a high lead-eutectic solder cap interconnect system using no-flow underfill materials
Author :
Milner, David ; Baldwin, Daniel F.
Author_Institution :
George W. Woodruff Sch. of Mech. Eng., Georgia Inst. of Technol., Atlanta, GA, USA
Volume :
24
Issue :
4
fYear :
2001
fDate :
10/1/2001 12:00:00 AM
Firstpage :
307
Lastpage :
312
Abstract :
Flip chip on board (FCOB) is one of the most quickly growing segments in advanced electronic packaging. In many cases, assembly processes are not capable of providing the high throughputs needed for integrated surface mount technology (SMT) processing (Tummala et al, 1997). A new high throughput process using no-flow underfill materials has been developed that has the potential to significantly increase flip chip assembly throughput. Previous research has demonstrated the feasibility and reliability of the high throughput process required for FCOB assemblies. The goal of this research was to integrate the high throughput flip chip process on commercial flip chip packages that consisted of high lead solder balls on a polyimide passivated silicon die bonded with eutectic solder bumped pads on the laminate substrate interface (Qi, 1999). This involved extensive parametric experimentation that focused on the following elements: no-flow process evaluation and implementation on the commercial packages, reflow profile parameter effects on eutectic solder wetting of high lead solder bumps, interactions between the no-flow underfill materials and the package solder interconnect and tented via features, void capture and void formation during processing, and material set compatibility and the effects on long term reliability performance
Keywords :
chip-on-board packaging; encapsulation; flip-chip devices; integrated circuit interconnections; integrated circuit packaging; lead alloys; microassembling; plastic packaging; soldering; surface mount technology; tin alloys; voids (solid); FCOB; FCOB assemblies; PbSn; SMT processing; application assessment; assembly process throughput; assembly processes; electronic packaging; eutectic solder bumped pad bonding; eutectic solder wetting; flip chip assembly throughput; flip chip on board; flip chip packages; high lead solder balls; high lead-eutectic solder cap interconnect system; high throughput flip chip assembly; long term reliability performance; material set compatibility; no-flow process evaluation; no-flow process implementation; no-flow underfill; no-flow underfill materials; package solder interconnect; parametric experimentation; polyimide passivated silicon die; reflow profile parameter effects; reliability; surface mount processing; tented via features; underfill; void capture; void formation; Assembly; Bonding; Electronics packaging; Flip chip; Laminates; Lead; Polyimides; Silicon; Surface-mount technology; Throughput;
fLanguage :
English
Journal_Title :
Electronics Packaging Manufacturing, IEEE Transactions on
Publisher :
ieee
ISSN :
1521-334X
Type :
jour
DOI :
10.1109/6104.980040
Filename :
980040
Link To Document :
بازگشت