DocumentCode :
1560124
Title :
Simplified logic for first-order and second-order mismatch-shaping digital-to-analog converters
Author :
Welz, Jared ; Galton, Ian ; Fogleman, Eric
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., San Diego, La Jolla, CA, USA
Volume :
48
Issue :
11
fYear :
2001
fDate :
11/1/2001 12:00:00 AM
Firstpage :
1014
Lastpage :
1027
Abstract :
Mismatch-shaping digital-to-analog converters (DACs) have become widely used in high-performance delta-sigma data converters because they facilitate delta-sigma modulators with multibit quantization. Relative to single-bit quantization, multibit quantization significantly relaxes the analog circuit performance necessary to achieve a given level of data converter precision, but significant digital logic is required to perform the mismatch shaping. In modern very large scale integration processes optimized for digital circuitry, this tends to be a good tradeoff in terms of both area and power consumption. It is nonetheless desirable to minimize the digital complexity as much as possible. Moreover, in delta-sigma analog-to-digital converters the mismatch-shaping logic is in the feedback path of the delta-sigma modulator, so it is essential to maintain a sufficiently small propagation delay through the mismatch-shaping logic. This paper presents and analyzes several variations of the switching blocks within a tree-structured mismatch-shaping DAC that result in the most hardware-efficient first-order and second-order mismatch-shaping DAC implementations yet known to the authors. The variations presented allow designers to tradeoff complexity for propagation-delay reduction so as to tailor designs to specific applications
Keywords :
circuit complexity; delta-sigma modulation; logic partitioning; mixed analogue-digital integrated circuits; quantisation (signal); tree data structures; coarse quantization; delayed switched-capacitor integrators; delta-sigma data converters; delta-sigma modulation; digital complexity; feedback path; first-order mismatch-shaping DAC; functional partitioning; high-speed implementations; low-pass sequencing logic; medium-speed implementations; mismatch-shaping logic; multibit quantization; parity logic; propagation-delay reduction; second-order mismatch-shaping DAC; simplified logic; small propagation delay; splitting network; switching blocks; tree-structured converter; tree-structured digital encoder; Analog circuits; Analog-digital conversion; Delta modulation; Digital modulation; Digital-analog conversion; Energy consumption; Feedback; Logic circuits; Quantization; Very large scale integration;
fLanguage :
English
Journal_Title :
Circuits and Systems II: Analog and Digital Signal Processing, IEEE Transactions on
Publisher :
ieee
ISSN :
1057-7130
Type :
jour
DOI :
10.1109/82.982352
Filename :
982352
Link To Document :
بازگشت