Title :
An efficient reduced-order interconnect macromodel for time-domain simulation
Author :
Palenius, Timo ; Roos, Janne
Author_Institution :
Dept. of Electr. & Commun. Eng., Helsinki Univ. of Technol., Finland
Abstract :
As signal speeds grow and feature sizes shrink in digital VLSI circuits, there is an increasing need to correctly model the interconnects between transistors. Since the size of the resulting RLC-interconnect network can be huge, model-reduction algorithms have been developed for replacing the RLC networks with reduced-order frequency-domain models. In this paper, we present an efficient method for interfacing these frequency-domain representations with the time-domain simulation of the original nonlinear circuit.
Keywords :
RLC circuits; circuit simulation; integrated circuit interconnections; integrated circuit modelling; integration; nonlinear network analysis; reduced order systems; time-domain analysis; transmission line theory; PRIMA; RLC-interconnect network; digital VLSI circuits; local truncation error; nonlinear circuit; numerical integration schemes; reduced-order frequency-domain models; reduced-order interconnect macromodel; state-updating equations; time-domain simulation; transmission lines; Capacitors; Circuit simulation; Circuit theory; Convolution; Equivalent circuits; Integrated circuit interconnections; Laboratories; Nonlinear circuits; RLC circuits; Time domain analysis;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1206173