Title :
History-based memory mode prediction for improving memory performance
Author :
Park, Seong-Il ; Park, In-Cheol
Author_Institution :
Dept. of EECS, KAIST, Daejeon, South Korea
Abstract :
To increase the bandwidth of synchronous memories that are widely adopted for high performance memory systems, a predictive mode control scheme is proposed in this paper. Memory latency can be reduced by effectively managing the states of banks. The local access history of each bank is considered to predict the memory mode. Experimental results show that the proposed scheme, at the cost of negligible area overhead, reduces the memory latency by 19.0% over the conventional scheme that always keeps the memory in idle state.
Keywords :
DRAM chips; integrated circuit design; area overhead; bandwidth; history-based memory mode prediction; idle state; latency; local access history; memory mode; memory performance; predictive mode control scheme; synchronous memories; Bandwidth; Control systems; Costs; Decoding; Delay; History; Memory management; Random access memory; SDRAM; System-on-a-chip;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1206226