DocumentCode :
1561743
Title :
An efficient transistor optimizer for custom circuits
Author :
Yu, Xiao Yan ; Oklobdzija, Vojin G. ; Walke, William W.
Author_Institution :
Dept. of Electr. & Comput. Eng., California Univ., Davis, CA, USA
Volume :
5
fYear :
2003
Abstract :
We present an equation-based transistor size optimizer that minimizes delay of custom circuits. Our method uses static timing analysis to find the critical paths and numerical methods to optimize transistor sizes continuously without using simulation. Consequently, it is faster than simulation-based optimizers, and more general than standard cell optimizers. We demonstrate its efficacy and accuracy on a complete dynamic adder presented, where we achieve a 54% speed-up, and final critical path delay that match Spice within 1%.
Keywords :
CMOS logic circuits; adders; application specific integrated circuits; circuit optimisation; delays; timing; CMOS; critical paths; custom circuits; dynamic adder; equation-based transistor size optimizer; final critical path delay; numerical methods; speed-up; static timing analysis; Circuit simulation; Clocks; Delay; Discrete event simulation; Equations; Iterative algorithms; Laboratories; Microprocessors; Optimization methods; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1206230
Filename :
1206230
Link To Document :
بازگشت