DocumentCode :
1561814
Title :
Multistack flip chip 3D packaging with copper plated through-silicon vertical interconnection
Author :
Hon, Ronald ; Lee, S. W Ricky ; Zhang, Shawn X. ; Wong, C.K.
Author_Institution :
Center for Adv. Microsyst. Packaging, Hong Kong Univ. of Sci. & Technol., Kowloon
Volume :
2
fYear :
2005
Abstract :
3D packaging (3DP) is an emerging trend as a solution for microelectronics development toward system in package (SiP). 3D flip chip stacking structures with through silicon vias (TSVs) have very good potential for the implementation of 3D packaging. In this study, a prototype of multistack flip chip 3D packaging with TSVs for interconnection is designed and fabricated. Processing techniques for prototype fabrication are studied and discussed in details. The formation of TSVs is by the deep reactive ion etching (DRIE) process and the plugging of TSVs is by copper plating. Lead-free soldering and wafer thinning are also implemented in this prototype. In addition to the conceptual design, all wafer level fabrication processes are described and the subsequent die stacking assembly is also presented in this paper
Keywords :
copper; flip-chip devices; integrated circuit interconnections; microassembling; multichip modules; silicon; soldering; sputter etching; system-in-package; Cu; Si; copper plating; deep reactive ion etching; die stacking assembly; flip chip 3D packaging; lead-free soldering; microelectronics development; multistack 3D packaging; silicon vertical interconnection; system-in-package; wafer thinning; Copper; Environmentally friendly manufacturing techniques; Etching; Fabrication; Flip chip; Microelectronics; Packaging; Prototypes; Silicon; Stacking;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology Conference, 2005. EPTC 2005. Proceedings of 7th
Conference_Location :
Singapore
Print_ISBN :
0-7803-9578-6
Type :
conf
DOI :
10.1109/EPTC.2005.1614434
Filename :
1614434
Link To Document :
بازگشت