Title :
Parameterized and low power DSP core for embedded systems
Author :
Tsao, Ya-Lan ; Tan, Ming Hsuan ; Teng, Jun-Xian ; Jou, Shyh-Jye
Author_Institution :
Dept. of Electr. Eng., Nat. Central Univ., Chung-li, Taiwan
Abstract :
Conventional ASIC designs are hard to customize. Therefore DSP core-based ASIC design has a potentially large payoff. This approach not only supports improved performance but also shortens the time-to-market. An embedded DSP was proposed, and for better performance and flexibility we design a parameterized and low power DSP core generator. A dual MAC unit, sub-word multiplier, and some function-specific blocks are adapted to accelerate communication system applications. The Gray code addressing mode, pipeline sharing and advanced hardware looping are designed to reduce power consumption at the architecture level. The generator uses a graphical user interface (GUI) and can generate synthesizable Verilog code of the embedded DSP core according to user specifications.
Keywords :
Gray codes; application specific integrated circuits; circuit simulation; digital signal processing chips; embedded systems; graphical user interfaces; hardware description languages; integrated circuit design; logic design; logic simulation; low-power electronics; pipeline processing; ASIC; DSP core generator; GUI; Gray code addressing mode; communication system applications; dual MAC unit; embedded DSP systems; graphical user interface; hardware looping; low power DSP core; parameterized DSP core; pipeline sharing; power consumption reduction; sub-word multiplier; synthesizable verilog code; Acceleration; Application specific integrated circuits; Digital signal processing; Distributed power generation; Embedded system; Graphical user interfaces; Pipelines; Power generation; Reflective binary codes; Time to market;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1206249