DocumentCode :
1562157
Title :
Dynamic operand transformation for low-power multiplier-accumulator design
Author :
Fujino, Masayoshi ; Moshnyaga, Vasily G.
Author_Institution :
Dept. Electron. Eng. & Comput. Sci., Fukuoka Univ., Japan
Volume :
5
fYear :
2003
Abstract :
The design of portable battery-operated devices requires low-power computation circuits. This paper presents a new multiplier-accumulator (MAC) design approach, which in contrast to existing methods exploits dynamic operand transformation to reduce power consumption. The key idea is to compare current values of input operands with previous values and depending on computed Hamming distance to use either original or two´s complement form of the operands in order to decrease the transition activity of multiplication. Experiments show that such a formulation outperforms the related approaches minimizing the power dissipation of traditional MAC design almost by half with 31% area and 12% delay overhead. The circuit implementation is outlined.
Keywords :
digital arithmetic; integrated circuit design; integrated logic circuits; logic design; low-power electronics; MAC design approach; computed Hamming distance; dynamic operand transformation; low-power computation circuits; low-power multiplier-accumulator design; portable battery-operated devices; power consumption reduction; Compressors; Computer science; Delay; Design optimization; Encoding; Hardware; Latches; Logic; Tree data structures; Wires;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1206276
Filename :
1206276
Link To Document :
بازگشت