DocumentCode :
1562228
Title :
Low temperature fluxless technology for ultra-fine pitch and large devices flip-chip bonding
Author :
Davoine, C. ; Fendler, M. ; Marion, F. ; Louis, C. ; Destefanis, G. ; Fortunier, R.
Author_Institution :
CEA Grenoble
Volume :
2
fYear :
2005
Abstract :
For heterogeneous materials assemblies, the thermal expansion mismatch between the chip and the substrate represents the most important bottleneck for fine pitch and large devices. Generally numerical stress analysis of flip chip ball grid array (BGA) package assemblies focus on the reliability of solder interconnects during thermal cycling. Here, we conduct finite element modeling to evaluate the degradation occurring during the flip chip process itself. Residual strain due to CTE mismatch appears in the peripheral connections during the cool down to room temperature after solidification of the microbumps. Moreover the assembly presents a residual warpage caused by CTE mismatch which can compromise the component use. We calculate residual strain and warpage to evaluate the thermo-mechanical limits of soldering method for ultra-high density interconnects. In order to overcome this problem, a room temperature interconnection technology appears as a good solution to prevent the assembly from residual strain and warpage. This paper presents a new patented flip-chip bonding method which is being investigated for the next generation of microelectronic packaging. Instead of soldering, electrical connections are performed by the insertion of conductive micro-tips in ductile bumps, at low temperature without flux
Keywords :
assembling; ball grid arrays; fine-pitch technology; finite element analysis; flip-chip devices; solders; CTE mismatch; FCBGA package; conductive microtips; ductile bumps; electrical connections; finite element model; flip chip ball grid array package; flip-chip bonding method; low temperature fluxless technology; microelectronic packaging; numerical stress analysis; residual strain; residual warpage; room temperature interconnection technology; solder interconnects; soldering method; thermal cycling; thermal expansion mismatch; thermomechanical limits; ultra-fine pitch technology; ultra-high density interconnects; Assembly; Bonding; Capacitive sensors; Conducting materials; Flip chip; Packaging; Soldering; Temperature; Thermal expansion; Thermal stresses;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronic Packaging Technology Conference, 2005. EPTC 2005. Proceedings of 7th
Conference_Location :
Singapore
Print_ISBN :
0-7803-9578-6
Type :
conf
DOI :
10.1109/EPTC.2005.1614480
Filename :
1614480
Link To Document :
بازگشت