Title :
A digitally controlled PLL for digital SOCs
Author :
Olsson, Thomas ; Nilsson, Peter
Author_Institution :
Dept. of Electroscience, Lund Univ., Sweden
Abstract :
A fully integrated digitally controlled PLL used as a clock multiplying circuit is designed and fabricated. The PLL has no off-chip components and it is made from standard cells found in most digital standard cell libraries. It is therefore portable between processes as an IP-block. Using a 0.35 μm standard CMOS process and a 3.0 V supply, the PLL has a frequency range of 152 MHz to 366 MHz and occupies an on-chip area of about 0.07 mm2. In addition, the next version of this all-digital PLL is described in synthesizable VHDL-code, which simplifies digital system simulation and change of process. A new time-to-digital converter with simulated resolution of 250 ps is made for the next PLL.
Keywords :
CMOS digital integrated circuits; cellular arrays; clocks; digital phase locked loops; multiplying circuits; system-on-chip; 0.35 micron; 152 to 366 MHz; 3.0 V; CMOS circuit; IP block; VHDL synthesis; clock multiplying circuit; digital SOC; fully-integrated digitally controlled PLL; standard cell; time-to-digital converter; Circuit simulation; Clocks; Detectors; Digital control; Filters; Inverters; Phase detection; Phase locked loops; Ring oscillators; Software libraries;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1206308