DocumentCode :
1562498
Title :
Clock recovery in high-speed multilevel serial links
Author :
Musa, Faisal A. ; Carusone, Anthony Chan
Author_Institution :
Dept. of Electr. & Comput. Eng., Toronto Univ., Ont., Canada
Volume :
5
fYear :
2003
Abstract :
This paper introduces a simple and hardware efficient clock recovery method for high speed serial links and compares its performance with conventional techniques. Conventional methods are conceptually complex and difficult to realize since they rely on data transitions to recover the clock by oversampling the received signal. In contrast, the new method monitors one or more signal levels and aligns the clock sampling phase with the maximum vertical data eye opening by using the minimum mean squared error algorithm. Besides being easily implementable in a standard CMOS technology, this new method requires only baud rate sampling and is independent of the data transition density. Behavioral simulations predict superior performance of this method compared to a conventional bang bang phase detector based architecture.
Keywords :
CMOS digital integrated circuits; high-speed integrated circuits; mean square error methods; phase detectors; synchronisation; CMOS circuit; bang bang phase detector; behavioral simulation; clock recovery; high-speed multilevel serial link; minimum mean squared error algorithm; Bandwidth; CMOS technology; Clocks; Detectors; Hardware; Internet; Monitoring; Phase detection; Sampling methods; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
Type :
conf
DOI :
10.1109/ISCAS.2003.1206313
Filename :
1206313
Link To Document :
بازگشت