Title :
High performance asynchronous bus for SoC
Author :
Jung, Eun-Gu ; Choi, Byung-Soo ; Lee, Dong-Ik
Author_Institution :
Dept. of Inf. & Commun., Kwangju Inst. of Sci. & Technol., Gwangju, South Korea
Abstract :
It is difficult to use synchronous buses in a system-on-a-chip design due to the increase of wire delay caused by the crosstalk effect and the difficulty of the synchronization caused by the clock-skew problem. The use of an asynchronous bus is an alternative solution for the SoC design method. In this paper, we propose a new high performance asynchronous bus using a return-to-zero data encoding method to get a low latency and a high throughput as well. Simulation results reveal that, by the proposed scheme, the read throughput increases by 17.6%, and the read latency decreases by 12.5% simultaneously.
Keywords :
VLSI; circuit CAD; integrated circuit design; logic CAD; system-on-chip; SoC; asynchronous bus; deep-submicron technology; read latency; read throughput; return-to-zero data encoding method; system-on-a-chip design; Clocks; Crosstalk; Delay effects; Design methodology; Encoding; Frequency synchronization; Master-slave; System-on-a-chip; Throughput; Wire;
Conference_Titel :
Circuits and Systems, 2003. ISCAS '03. Proceedings of the 2003 International Symposium on
Print_ISBN :
0-7803-7761-3
DOI :
10.1109/ISCAS.2003.1206332