DocumentCode :
1564970
Title :
SRAM Redundancy - Silicon Area versus Number of Repairs Trade-off
Author :
Bickford, Jeanne P. ; Rosner, Raymond ; Hedberg, Erik ; Yoder, Joseph W. ; Barnett, Thomas S.
Author_Institution :
IBM Syst. & Technol. Group, Essex Junction, VT
fYear :
2008
Firstpage :
387
Lastpage :
392
Abstract :
In 65nm and smaller technologies, Vmin fails account for a substantial portion of the total fails seen in memories. Redundancy has traditionally been used to fix random point defects which can be modeled with Critical Area Analysis. As technologies migrate from 90 nm to 65nm, cost optimization requires consideration of Vmin yield fallout as well as random defects when selecting a SRAM memory redundancy scheme. Since added redundancy requires additional silicon area, redundancy schemes need to be balanced against the cost required to enable memory repairs.
Keywords :
SRAM chips; redundancy; SRAM memory redundancy; SRAM redundancy; cost optimization; critical area analysis; fix random point defects; repairs trade-off; Cost function; Etching; Geometry; Lithography; Manufacturing processes; Optimization methods; Random access memory; Semiconductor device manufacture; Silicon; Voltage; Cost; Redundancy; SRAM; Vmin; Yield;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Semiconductor Manufacturing Conference, 2008. ASMC 2008. IEEE/SEMI
Conference_Location :
Cambridge, MA
ISSN :
1078-8743
Print_ISBN :
978-1-4244-1964-7
Electronic_ISBN :
1078-8743
Type :
conf
DOI :
10.1109/ASMC.2008.4529077
Filename :
4529077
Link To Document :
بازگشت