Title :
A bit-level systolic architecture for very high performance IIR filters
Author :
Knowles, Simon C. ; McWhirter, John G. ; Woods, Roger F. ; McCanny, John V.
Author_Institution :
R. Signals & Radar Establ., Malvern, UK
Abstract :
A novel bit-level systolic array architecture for implementing bit-parallel IIR filter sections is presented. The authors have shown previously how the fundamental obstacle of pipeline latency in recursive structures can be overcome by the use of redundant arithmetic in combination with bit-level feedback. These ideas are extended by optimizing the degree of redundancy used in different parts of the circuit and combining redundant circuit techniques with those of conventional arithmetic. The resultant architecture offers significant improvements in hardware complexity and throughput rate
Keywords :
cellular arrays; digital filters; bit-level feedback; bit-level systolic array architecture; bit-parallel IIR filter; recursive structures; redundant arithmetic; redundant circuit techniques; throughput rate; Arithmetic; Circuits; Computer architecture; Delay; Feedback; Finite impulse response filter; Hardware; IIR filters; Pipeline processing; Throughput;
Conference_Titel :
Acoustics, Speech, and Signal Processing, 1989. ICASSP-89., 1989 International Conference on
Conference_Location :
Glasgow
DOI :
10.1109/ICASSP.1989.266963