Title : 
Apply high-level synthesis design and verification methodology on floating-point unit implementation
         
        
            Author : 
Chia-I Chen ; Chin-Yeh Yu ; Yen-Ju Lu ; Chi-Feng Wu
         
        
            Author_Institution : 
Realtek Semicond. Corp, Hsinchu, Taiwan
         
        
        
        
        
        
            Abstract : 
For decades, several researchers in both academic and industrial dedicate to reduce the widen gap between technology capabilities and productivity of hardware designer. HLS (high-level synthesis) is one of the promising possibilities to speed up the product development time. In this paper, we propose a HLS framework. Then design and verify an FPU (floating-point unit) via the proposed framework. The target design goes through the entire flow from a behavioral model down to gate-level netlist. Discussion on general issues of HLS is provided as experience sharing. QoR (quality-of-result) of the framework and the FPU are also evaluated at the end of this article.
         
        
            Keywords : 
high level synthesis; floating point unit implementation; high level synthesis design; quality of result; verification methodology; Abstracts; Hardware; Hardware design languages; Libraries; Logic gates; Protocols; Timing;
         
        
        
        
            Conference_Titel : 
VLSI Design, Automation and Test (VLSI-DAT), 2014 International Symposium on
         
        
            Conference_Location : 
Hsinchu
         
        
        
            DOI : 
10.1109/VLSI-DAT.2014.6834921