Title :
Power supply noise and logic error probability
Author :
Andrade, Dennis ; Martorell, Ferran ; Pons, Marc ; Moll, Francesc ; Rubio, Antonio
Author_Institution :
Dept. of Electron. Eng., Tech. Univ. of Catalonia (UPC), Barcelona
Abstract :
Voltage fluctuations caused by parasitic impedances in the power supply rails of modern ICs are a major concern in nowadays ICs. The voltage fluctuations are spread out to the diverse nodes of the internal sections causing two effects: a degradation of performances mainly impacting gate delays and a noisy contamination of the quiescent levels of the logic that drives the node. Both effects are presented together, in this paper, showing than both are a cause of errors in modern and future digital circuits. The paper groups both error mechanisms and shows how the global error rate is related with the voltage deviation and the period of the clock of the digital system.
Keywords :
current fluctuations; logic circuits; power supply circuits; digital system; gate delays; logic error probability; parasitic impedance; power supply noise; voltage deviation; voltage fluctuations; Circuit noise; Degradation; Delay effects; Error probability; Impedance; Logic; Noise level; Power supplies; Rails; Voltage fluctuations;
Conference_Titel :
Circuit Theory and Design, 2007. ECCTD 2007. 18th European Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4244-1341-6
Electronic_ISBN :
978-1-4244-1342-3
DOI :
10.1109/ECCTD.2007.4529559