Title :
A two-step dynamic reference A/D converter
Author :
Danping, Li ; Liter, Siek
Author_Institution :
Centre for Integrated Circuits & Syst., Nanyang Technol. Univ., Singapore
Abstract :
In this paper, a novel 8-bit 100MS/s two-step dynamic reference analog-to-digital (A/D) converter architecture is proposed. Using a binary search algorithm, each voltage reference is dynamically controlled by all previous output bits. The offset-compensation and the pipelining techniques are employed to enhance performance. Since the number of comparators is the same as the intended bits of resolution, which ensures hardware simplicity, the proposed design can potentially achieve smaller chip area and lower power consumption than conventional high-speed ADC topologies.
Keywords :
analogue-digital conversion; search problems; analog-to-digital converter; binary search algorithm; dynamic reference A/D converter; offset-compensation; pipelining technique; word length 8 bit; Analog integrated circuits; Analog-digital conversion; Clocks; Integrated circuit technology; Latches; Preamplifiers; Student members; Timing; Topology; Voltage;
Conference_Titel :
Circuit Theory and Design, 2007. ECCTD 2007. 18th European Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4244-1341-6
Electronic_ISBN :
978-1-4244-1342-3
DOI :
10.1109/ECCTD.2007.4529579