Title :
VHDL implementation of fast NxN multiplier based on vedic mathematic
Author_Institution :
Jaypee Inst. of Inf. Technol. Univ., Noida
Abstract :
A novel technique for digital multiplication is presented that is quite different from the conventional method of multiplication like add and shift (D. Crawley and G. Amaratunga, 1996). This also gives chances for modular design where smaller block can be used to design the bigger one. This will help in designing multiplier in VHDL, as its give effective utilization of structural method of modeling (Hwang Kai, 1979). In this paper the general technique for NxN multiplication is proposed. This gives less computation time for calculating the multiplication result for NxN bit.
Keywords :
hardware description languages; logic design; multiplying circuits; VHDL; Vedic mathematic; digital multiplication; modular design; multiplier design; structural method; Design methodology; Digital signal processing; Hardware; Information technology; Logic design; Logic testing; Mathematics;
Conference_Titel :
Circuit Theory and Design, 2007. ECCTD 2007. 18th European Conference on
Conference_Location :
Seville
Print_ISBN :
978-1-4244-1341-6
Electronic_ISBN :
978-1-4244-1342-3
DOI :
10.1109/ECCTD.2007.4529635