Title :
High performance 16-bit MCML multiplier
Author :
Delican, Yavuz ; Morgül, Avni
Author_Institution :
Electr. Eng. Dept., Bogazici Univ., Istanbul, Turkey
Abstract :
This paper presents a high performance 16times16 bit 2´s complement multiplier using MOS current mode logic (MCML). A small library of MCML logic gates consisting of NAND/AND, XOR/XNOR, MUX and full adder are designed and optimized for low power and high-speed operation. Using these gates, a 16 bit MCML signed multiplier is designed and tested for 4 different supply current, in a UMC 0.18 mum CMOS technology and VDD of 1.8V. According to our simulations, the highest current circuit works at 800 MHz and consumes 55 mW, while the lowest power operates at 250 MHz and consumes 16 mW. The circuits are either consume less power or operate up to a higher frequency compared to equivalent circuits in the literature. One of the most important advantages of this circuit is the absence of the power supply current spikes which makes the circuit very suitable for mixed mode designs. The multiplier consists of 7,268 transistors while a comparable CMOS multiplier in the literature consists of 13,444 transistors.
Keywords :
CMOS logic circuits; current-mode logic; high-speed techniques; logic gates; low-power electronics; multiplying circuits; 16-bit MCML signed multiplier; CMOS technology; MOS current mode logic; MUX; NAND-AND gate; XOR-XNOR gate; full adder; high-speed operation; logic gates; low-power operation; mixed-mode design; power 16 mW; power 55 mW; size 0.18 mum; storage capacity 16 bit; Adders; CMOS logic circuits; CMOS technology; Circuit simulation; Circuit testing; Current supplies; Design optimization; Libraries; Logic design; Logic gates;
Conference_Titel :
Circuit Theory and Design, 2009. ECCTD 2009. European Conference on
Conference_Location :
Antalya
Print_ISBN :
978-1-4244-3896-9
Electronic_ISBN :
978-1-4244-3896-9
DOI :
10.1109/ECCTD.2009.5274960