DocumentCode :
1570096
Title :
Fast acquisition frequency synthesizer with n-stage novel type cycle swallowers
Author :
Park, Duk-Kyu ; Mori, Shinsaku
Author_Institution :
Dept. of Electr. Eng., Keio Univ., Yokohama, Japan
fYear :
1992
Firstpage :
496
Abstract :
A novel design for a phase-locked loop (PLL) frequency synthesizer is proposed to obtain a fast acquisition time. For conventional PLL frequency synthesizer design, the smallest frequency increment is the same as the reference frequency. Thus, a low reference frequency can only be used at the expense of a longer acquisition time. However, in the proposed PLL synthesizer, by introducing n-stage novel type cycle swallowers, the smallest frequency increment and the reference frequency can be made to be independent of each other. Therefore, by using higher feedback and reference frequencies, the proposed synthesizer can attain an acquisition performance over 103 times faster than that of the conventional PLL synthesizer and maintain the same smallest frequency increment for the output frequency. The performance of the design is illustrated by experimental results
Keywords :
frequency synthesizers; phase-locked loops; radio equipment; PLL; acquisition performance; fast acquisition time PLL frequency synthesizer; feedback; n-stage novel type cycle swallowers; phase-locked loop; radio equipment; reference frequency; signal generator; smallest frequency increment; Communication switching; Filters; Frequency conversion; Frequency synthesizers; Mobile communication; Output feedback; Phase locked loops; Signal generators; Signal synthesis; Voltage-controlled oscillators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, 1992. ICC '92, Conference record, SUPERCOMM/ICC '92, Discovering a New World of Communications., IEEE International Conference on
Conference_Location :
Chicago, IL
Print_ISBN :
0-7803-0599-X
Type :
conf
DOI :
10.1109/ICC.1992.268081
Filename :
268081
Link To Document :
بازگشت