DocumentCode :
1570913
Title :
A new gate selection method for resizing to circuit performance optimization
Author :
Kim, Juho ; Hsu, Yaun-Chung ; Du, David H C
Author_Institution :
Cadence Design Syst. Inc., San Jose, CA, USA
Volume :
4
fYear :
1996
Firstpage :
461
Abstract :
In the circuit model where outputs are latched and input vectors are successively applied by the same clock, the gate resizing approach to reduce the delay of the critical path may not improve its performance. In addition, the gate selection for resizing in path sensitization approach is a difficult problem due to the fact that resizing a gate in shortest path may change the longest sensitizable path and vice versa. These new gate selection methods prevent the delay of the longest sensitizable path from increasing while resizing a gate in the shortest path and prevent the delay of the shortest path from decreasing while resizing a gate in the longest sensitizable path. Our algorithms are tested on ISCAS85 benchmark circuits and experimental results show that the clock period can be optimized efficiently with our gate selection methods
Keywords :
circuit optimisation; clocks; combinational circuits; delays; logic CAD; ISCAS85 benchmark circuits; circuit model; circuit performance optimization; clock period; critical path delay; gate resizing; gate selection method; longest sensitizable path; path sensitization; Benchmark testing; Circuit optimization; Circuit testing; Clocks; Computer science; Latches; Optimization methods; Propagation delay;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
Type :
conf
DOI :
10.1109/ISCAS.1996.542001
Filename :
542001
Link To Document :
بازگشت