Title :
Supply boosting technique for designing very low-voltage mixed-signal circuits in standard CMOS
Author :
Mesgarani, Ali ; Alam, Mustafa N. ; Nelson, Fan Z. ; Ay, Suat U.
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Idaho, Moscow, ID, USA
Abstract :
This paper presents a technique called supply boosting for designing sub-1V analog/mixed-signal circuits. Supply boosting technique (SBT) is suitable for sub-micron CMOS processes containing MOSFET transistors with threshold voltages comparable to the supply voltage. SBT is based on the idea that if current consumption of the circuit block is very low, in the order of nanoamper, supply voltage could be boosted locally to higher levels during a period that the processing of input signals is done. This technique is very suitable for very-low power clocked and continuous time circuits such as level shifters, operational amplifiers, and comparators. Design of a 10-bit supply boosted (SB) SAR ADC is presented as an example of the technique. SB-SAR ADC simulated using 0.5μm CMOS process that has high-VT NMOS and PMOS devices. Simulations show that the SB-SAR ADC achieves 0.24pJ/conv-step figure of merit (FOM) when operating ADC at 10KS/sec and 1.2V supply.
Keywords :
CMOS integrated circuits; MOSFET circuits; analogue-digital conversion; mixed analogue-digital integrated circuits; MOSFET transistor; SAR ADC; circuit block; low voltage mixed signal circuits; size 0.5 mum; standard CMOS; supply boosting technique; voltage 1.2 V; Boosting; CMOS process; Circuit simulation; Clocks; MOS devices; MOSFET circuits; Operational amplifiers; Power amplifiers; Signal processing; Threshold voltage;
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
Print_ISBN :
978-1-4244-7771-5
DOI :
10.1109/MWSCAS.2010.5548658