DocumentCode :
1571417
Title :
The multi-rate Iterated Timing Analysis algorithm for circuit simulation
Author :
Chen, Chun-Jung ; Chang, Chun-Chia ; Lee, Chih-Jen ; Tsai, Chang-Lung ; Chang, Allen Y. ; Sun, Jenn-Dong
Author_Institution :
Dept. of Comput. Sci., Chinese Culture Univ., Taipei, Taiwan
fYear :
2010
Firstpage :
821
Lastpage :
824
Abstract :
In circuit simulation, Relaxation-based algorithms have been proven to be faster and more flexible than the standard direct approach used in SPICE. ITA (Iterated Timing Analysis) algorithm has even been widely used in industry. This paper describes accelerating techniques that enable ITA to utilize circuits´ multi-rate behaviors. These techniques are based on the latency property of subcircuits and the Strength of Signal Flow (SSF) between subcircuits. A more powerful technique using both latency and SSF is also proposed. Experimental examples are given to justify the superior properties of proposed methods.
Keywords :
circuit simulation; iterative methods; ITA; circuit simulation; latency property; multirate iterated timing analysis; relaxation-based algorithm; signal flow strength; Acceleration; Algorithm design and analysis; Circuit analysis; Circuit simulation; Delay; Difference equations; SPICE; Sun; Timing; Virtual manufacturing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
ISSN :
1548-3746
Print_ISBN :
978-1-4244-7771-5
Type :
conf
DOI :
10.1109/MWSCAS.2010.5548685
Filename :
5548685
Link To Document :
بازگشت