DocumentCode :
1571558
Title :
Efficient Line-Based VLSI Architecture for 2-D Lifting DWT
Author :
Keyan Wang ; Chengke Wu ; Kai Liu ; YunSong Li ; Jechang Jeong
Author_Institution :
Nat. Key Lab. of ISN, Xidian Univ., Xi´an, China
fYear :
2006
Firstpage :
2129
Lastpage :
2132
Abstract :
DWT has been the basis of image compression, such as in JPEG2000. This paper proposes a novel VLSI architecture that performs line-based DWT using a lifting scheme. The architecture consists of row processors, column processors, an intermediate buffer and a control module. The intermediate buffer is composed of FIFOs to store temporary results of horizontal filters. The control module schedules the output of wavelet coefficients to external memory with the priority from high to low. Horizontal filtering and vertical filtering are simultaneous, and all levels of DWT are processed parallel. The presented architecture finishes multi levels of 9/7 DWT in one image transmission time. Meanwhile, it decreases significantly memory used and hardware resource required. This architecture is suitable for various real-time image/video applications.
Keywords :
VLSI; data compression; discrete wavelet transforms; filtering theory; image coding; parallel processing; visual communication; 2-D image lifting; DWT; JPEG2000; VLSI architecture; discrete wavelet transform; horizontal filter; image compression; image transmission; parallel processing; real-time application; vertical filtering; Buffer storage; Discrete wavelet transforms; Filtering; Filters; Image coding; Image communication; Processor scheduling; Transform coding; Very large scale integration; Wavelet coefficients; VLSI; Wavelet transforms;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Image Processing, 2006 IEEE International Conference on
Conference_Location :
Atlanta, GA
ISSN :
1522-4880
Print_ISBN :
1-4244-0480-0
Type :
conf
DOI :
10.1109/ICIP.2006.312829
Filename :
4106983
Link To Document :
بازگشت