DocumentCode :
1571594
Title :
Modified Elmore delay model for VLSI interconnect
Author :
Mal, Ashis Kumar ; Dhar, Anindya Sundar
Author_Institution :
Dept. of ECE, Nat. Inst. of Technol. Durgapur, Durgapur, India
fYear :
2010
Firstpage :
793
Lastpage :
796
Abstract :
This paper describes a simple method of calculating delay of an RC ladder which is often encountered in VLSI interconnect analysis. The method first deals with a specific case where R and C are identical and the transfer function in closed form, is derived for arbitrary number of stages. The roots of the transfer function is then found in closed form and from there exact delay calculation is made. For arbitrary RC values, the derived method is combined with Elmore delay and a modified simple delay metric is proposed. For a first order approximation, the proposed method is matched with Elmore model and results are found more accurate at same computational requirement.
Keywords :
RC circuits; VLSI; integrated circuit interconnections; RC ladder; VLSI interconnect analysis; delay metric; modified Elmore delay model; transfer function; Circuit simulation; DH-HEMTs; Delay estimation; Design optimization; Equations; Integrated circuit interconnections; Transfer functions; Very large scale integration; Virtual manufacturing; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
ISSN :
1548-3746
Print_ISBN :
978-1-4244-7771-5
Type :
conf
DOI :
10.1109/MWSCAS.2010.5548693
Filename :
5548693
Link To Document :
بازگشت