DocumentCode :
1571615
Title :
Fault emulation and test pattern generation using reconfigurable computing
Author :
Dunbar, Carson ; Nepal, Kundan
Author_Institution :
Dept. of Electr. Eng., Bucknell Univ., Lewisburg, PA, USA
fYear :
2010
Firstpage :
797
Lastpage :
800
Abstract :
This paper investigates the use of reconfigurable computing and readily available Field Programmable Gate Array (FPGA) platforms to expedite the generation of input-patterns for testing integrated circuits after manufacture. In this paper, we describe our techniques that efficiently identify the fault locations and the most effective input patterns by leveraging the parallel nature of the FPGA hardware. Our result on benchmark circuits show that our approach is able to create the smallest test-set size for detection of nodes stuck-at high or low voltages.
Keywords :
fault tolerant computing; field programmable gate arrays; integrated circuit testing; parallel processing; FPGA hardware; fault emulation; field programmable gate array; input-pattern generation; integrated circuits testing; node detection; reconfigurable computing; test pattern generation; Circuit faults; Circuit testing; Computer aided manufacturing; Emulation; Fault diagnosis; Field programmable gate arrays; Integrated circuit manufacture; Integrated circuit testing; Pulp manufacturing; Test pattern generators;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
ISSN :
1548-3746
Print_ISBN :
978-1-4244-7771-5
Type :
conf
DOI :
10.1109/MWSCAS.2010.5548694
Filename :
5548694
Link To Document :
بازگشت