DocumentCode :
1572180
Title :
Design of power efficient VLSI arithmetic: speed and power trade-offs
Author :
Oklobdzija, Vojin G. ; Krishnamurthy, Ram
Author_Institution :
California Univ., CA, USA
fYear :
2003
Firstpage :
280
Abstract :
We talk about issues related to performance of arithmetic algorithms when implemented in silicon. Most of the algorithms in use today are based on old and antiquated methods of counting the number of logic gates in the critical path. This produces inaccurate and misleading results. In the course of VLSI processor design it is very important to choose the circuit topology that would yield desired performance for a given power budget. However, the performance and power of a chosen topology will be known only after the fact, i.e. after the design is finished. We motivate the concept of comparing VLSI structures based on their energy-delay trade-offs and we discuss techniques used for estimating the energy-delay space of various high-performance VLSI topologies.
Keywords :
VLSI; delay estimation; digital arithmetic; logic gates; VLSI processor design; arithmetic algorithm; energy-delay space estimation; energy-delay trade-off; logic gate; power trade-off; Adders; Arithmetic; Circuit topology; Delay; Laboratories; Logic gates; Microprocessors; Silicon; Very large scale integration; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Arithmetic, 2003. Proceedings. 16th IEEE Symposium on
ISSN :
1063-6889
Print_ISBN :
0-7695-1894-X
Type :
conf
DOI :
10.1109/ARITH.2003.1207689
Filename :
1207689
Link To Document :
بازگشت