DocumentCode :
1572266
Title :
A new power grid optimization algorithm based on manufacturing cost restriction
Author :
Hayashi, Takayuki ; Fukui, Masahiro ; Tsukiyama, Syuji
Author_Institution :
Dept. VLSI Syst. Design, Ritsumeikan Univ., Kusatsu, Japan
fYear :
2009
Firstpage :
703
Lastpage :
706
Abstract :
Power grid optimization is required to minimize the risks of timing error by IR drop, defects by electro migration (EM), and manufacturing cost by the chip size. We propose a new approach by observing the direct objectives of manufacturing cost, and timing error risk. The optimization is executed in early phase of the physical design, and the purpose is to find the rough budget of decoupling capacitors that may cause block size increase. This approach enables selection of a cost sensitive result or a performance sensitive result.
Keywords :
electromigration; optimisation; power capacitors; power grids; IR drop; decoupling capacitors; electro migration; manufacturing cost restriction; power grid optimization; rough budget; timing error risk; Capacitance; Capacitors; Cost function; Design optimization; Manufacturing; Power grids; Power supplies; Timing; Very large scale integration; Wiring;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuit Theory and Design, 2009. ECCTD 2009. European Conference on
Conference_Location :
Antalya
Print_ISBN :
978-1-4244-3896-9
Electronic_ISBN :
978-1-4244-3896-9
Type :
conf
DOI :
10.1109/ECCTD.2009.5275075
Filename :
5275075
Link To Document :
بازگشت