DocumentCode :
1572857
Title :
Image sensor readout circuitry supporting the analog computation of large vertical surrounds
Author :
Vatte, Madhu Latha Reddy ; Hassan, Firas ; Carletta, Joan ; Veillette, Robert
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of Akron, Akron, OH, USA
fYear :
2010
Firstpage :
517
Lastpage :
520
Abstract :
A logarithmic CMOS image sensor is proposed with a readout circuit that allows the direct calculation of a weighted average of pixels in a column. The kernel weights are controlled through bias voltages in a set of variable-gain current mirrors. A detailed description of the circuit topology and design is given. The circuitry was simulated using 1.2°m CMOS technology. The simulation shows that inaccuracies in the effective kernel weights due to changes in loading as the photodiode currents for individual pixels vary result in errors of no more than 0.88% in the computed vertical averages for an example 33-pixel Gaussian kernel. The analog computation of the vertical averages eliminates the need for the buffer memory that is ordinarily required when implementing two-dimensional image filters entirely in digital hardware.
Keywords :
CMOS image sensors; buffer storage; mirrors; network topology; readout electronics; analog computation; circuit topology; digital hardware; image sensor readout circuitry; large vertical surrounds; logarithmic CMOS image sensor; readout circuit; size 1.2 mum; two-dimensional image filters; variable-gain current mirrors; Analog computers; CMOS image sensors; CMOS technology; Circuit simulation; Computational modeling; Image sensors; Kernel; Pixel; Voltage control; Weight control;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems (MWSCAS), 2010 53rd IEEE International Midwest Symposium on
Conference_Location :
Seattle, WA
ISSN :
1548-3746
Print_ISBN :
978-1-4244-7771-5
Type :
conf
DOI :
10.1109/MWSCAS.2010.5548747
Filename :
5548747
Link To Document :
بازگشت