DocumentCode :
1572899
Title :
Design and implementation of SRRC IP generator
Author :
Hsiao, Jue Hsuan ; Chen, Yi Hua ; Tseng, Chih Hung ; Liu, Pang Fu ; Lin, Kun Feng
Author_Institution :
Oriental Inst. of Technol., Inst. of Inf. & Commun. Eng., Taipei, Taiwan
Volume :
2
fYear :
2011
Firstpage :
1175
Lastpage :
1179
Abstract :
This work demonstrates the implementation of visual IP generator for Square Root Raised Cosine (SRRC) filter based on Microsoft Visual Studio 2008. The sum of coefficient product terms is the major part in the SRRC filter. In the Visual IP Generator, we proposed a novel algorithm that can translate the sum of coefficient product term on behalf of SRRC filter into the sum of bit shifted term, and then uses Booth Algorithm to minimize the number of bit shifted term for reducing adder used. The SRRC IP generated from this work is also compiled and simulated in Altera Quartus II and compared with the Altera IP code synthesized SRRC filter. The comparison results verified our implemented SRRC filter is better than the SRRC filter constructed by Altera build-in IP Code. Our design can be accomplished by three stages: set up SRRC filter parameters, establish the simplified adder tree, and synthesis the VHDL Code. Through these steps, user can save a lot of time and effort in designing and simulation a SRRC filter using VHDL code.
Keywords :
adders; hardware description languages; logic design; matched filters; visual programming; Altera Quartus II; Microsoft Visual Studio 2008; SRRC IP generator design; VHDL code; adder tree; bit shifted term; booth algorithm; square root raised cosine filter; visual IP generator; Generators; Production; Booth Algorithm; SRRC; VHDL;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Cross Strait Quad-Regional Radio Science and Wireless Technology Conference (CSQRWC), 2011
Conference_Location :
Harbin
Print_ISBN :
978-1-4244-9792-8
Type :
conf
DOI :
10.1109/CSQRWC.2011.6037170
Filename :
6037170
Link To Document :
بازگشت