DocumentCode :
1573557
Title :
Timing verification with the non-periodic gated clocking
Author :
Kim, Hanbin ; Chung, Eui-Young ; Choi, Kyu-Myung ; Kong, Jeong-Taek ; Lee, Sang-Hoon
Author_Institution :
Dept. of Semicond. Bus., Samsung Electron. Co. Ltd., South Korea
Volume :
4
fYear :
1996
Firstpage :
528
Abstract :
Digital circuits can be implemented based on highly complex non-periodic clocking schemes. However, the conventional timing verifiers do not guarantee the correctness of timing analysis because they cannot consider full timing behaviors of a gated clock. This paper describes a novel hybrid timing verification approach which handles circuits using non-periodic gated clocking schemes. For its non-periodic nature of the gated clock, timing constraints must be generated considering full behaviors of the gated clock. Experimental results show that the proposed technique performs more complete and more reliable timing verification than conventional timing verifiers
Keywords :
VLSI; clocks; integrated circuit design; logic CAD; timing; IC design; VLSI; full timing behaviors; hybrid timing verification; logic CAD; nonperiodic gated clocking; timing constraints; Algorithm design and analysis; Automatic logic units; Circuit synthesis; Clocks; Computer aided engineering; Delay estimation; Digital circuits; Geometry; Logic design; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1996. ISCAS '96., Connecting the World., 1996 IEEE International Symposium on
Conference_Location :
Atlanta, GA
Print_ISBN :
0-7803-3073-0
Type :
conf
DOI :
10.1109/ISCAS.1996.542017
Filename :
542017
Link To Document :
بازگشت