DocumentCode :
15739
Title :
Simultaneous process self-calibration method using TDC for 3D DDR4 DRAM
Author :
Reum Oh ; Jang, Jin ; Kim, Jung-Ho ; Man Young Sung
Author_Institution :
Memory Div., Samsung Electron. Co. Ltd., Hwasung, South Korea
Volume :
50
Issue :
22
fYear :
2014
fDate :
10 23 2014
Firstpage :
1579
Lastpage :
1581
Abstract :
Three-dimensional (3D) dynamic random-access memory (DRAM) with TSVs has been proposed due to continuous demands for low-power and high-density memory without IO loading limitation. However, the process difference among the stacked dies causes the timing mismatch of internal signals. To remove signal confliction and reduce signal skews among the stacked dies, the simultaneous process self-calibration scheme is proposed. The stacked dies using the proposed scheme detect the slowest signal among the stacked dies and internal signals are aligned with the slowest signal at the same time. The time for aligned operation is within one read loop and the scheme is turned off after calibration to reduce additional standby current. The 3D double-data rate 4 (DDR4) DRAM using the proposed scheme is operated over 2133 Mbit/s at 1.2 V.
Keywords :
DRAM chips; integrated circuit design; low-power electronics; three-dimensional integrated circuits; time-digital conversion; 3D DDR4 DRAM; 3D double data rate 4 DRAM; TDC; TSV; high density memory; low power electronics; self-calibration method; slowest signal detection; three dimensional dynamic random access memory; time-to-digital converter; voltage 1.2 V;
fLanguage :
English
Journal_Title :
Electronics Letters
Publisher :
iet
ISSN :
0013-5194
Type :
jour
DOI :
10.1049/el.2014.1595
Filename :
6937288
Link To Document :
بازگشت