DocumentCode :
1574095
Title :
Consideration of Electrical Parasitics in Conjunction with Thermal Behaviour of Power Semiconductor Components
Author :
Foerster, Saskia ; Lindemann, Andreas
Author_Institution :
Inst. of Electr. Power Syst., Otto-von-Guericke-Univ. Magdeburg, Magdeburg, Germany
fYear :
2012
Firstpage :
1
Lastpage :
6
Abstract :
Capacitive and inductive parasitics of every electrically conducting structure are inseparably associated with geometry. Especially in power electronics thermal optimisation along with minimisation of occupied circuit layer area has the demand for a thick metallisation to improve heat spreading. Electrical optimisation by means of minimisation of formation of parasitics instead aims on flat structures. Multi-objective optimisation aims on best compromise solutions. The paper considers a half-bridge configuration of transistors and diodes to investigate aforementioned parasitics by use of simulation. Validation of the results by measurements provide the possibility to use dispersed parameters of simulation results for optimisation purposes.
Keywords :
geometry; minimisation; power semiconductor devices; semiconductor device metallisation; thermal management (packaging); capacitive parasitics; circuit layer area; diodes; dispersed parameter; electrical optimisation; electrical parasitics; electrically conducting structure; geometry; half-bridge configuration; heat spreading; inductive parasitics; minimisation; multiobjective optimisation; power electronics; power semiconductor component; thermal behaviour; thermal optimisation; thick metallisation; transistor; Current measurement; Electric potential; Optimization; Semiconductor device measurement; Simulation; Substrates; Voltage measurement;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Integrated Power Electronics Systems (CIPS), 2012 7th International Conference on
Conference_Location :
Nuremberg
Print_ISBN :
978-3-8007-3414-6
Type :
conf
Filename :
6170687
Link To Document :
بازگشت