Title :
Design and implementation of LPF IP generator
Author :
Hsiao, Jue Hsuan ; Lee, Chien Nan ; Tseng, Zhi Hong
Author_Institution :
Inst. of Inf. & Commun. Eng., Oriental Inst. of Technol., Pan-Chiao, Taiwan
Abstract :
This work demonstrates the implementation of high-performance visual IP generator for Low Pass (LP) filter using Microsoft Visual Studio 2008. The sum of coefficient product terms is the major part in the LP filter. In the Visual IP Generator, we proposed a novel algorithm that can translate the sum of coefficient product term on behalf of LP filter into the sum of bit shifted term, and then we uses Booth Algorithm to minimize the number of non-zero bit term for reducing adder used. The LP IP generated from this work is also compiled and simulated in Altera Quartus II and compared with the Altera FIR Compiler synthesized LP filter. The comparison results verified our implemented LP filter is better than the LP filter constructed by Altera FIR Compiler. Our design can be accomplished by three stages: set up LP filter parameters, establish the simplified adder tree, and synthesis the VHDL Code. Through these steps, user can save a lot of time and effort in designing and simulation a LP filter using VHDL code.
Keywords :
adders; digital filters; electronic engineering computing; hardware description languages; low-pass filters; Altera Quartus II; Microsoft Visual Studio 2008; VHDL code synthesis; adder tree; booth algorithm; low pass filter IP generator; nonzero bit term; visual IP generator; Computational modeling; Finite impulse response filter; Generators; Production; Timing; Booth Algorithm; LP filter; VHDL;
Conference_Titel :
Cross Strait Quad-Regional Radio Science and Wireless Technology Conference (CSQRWC), 2011
Conference_Location :
Harbin
Print_ISBN :
978-1-4244-9792-8
DOI :
10.1109/CSQRWC.2011.6037284