Title :
Clocked low power high speed regenerative comparator
Author :
Dastagiri, N. Bala ; Babulu, K.
Author_Institution :
Dept. of ECE, Annamacharya Inst. of Technol. & Sci., Rajampet, India
Abstract :
Nowadays, designers are working towards for the designs with low power, high speed, low offset voltage and reduced area. For complex designs comparator is one of the basic building blocks in low power applications. Hence designing of a comparator with above mentioned parameters is more challenging one. In this paper, we designed and simulated the different dynamic comparators which are already in use. Based on the results obtained to enhance the parametric values a new dynamic double tail comparator has been proposed and compared with existing comparators in terms of delay, power and slew rate. The modified comparator has edge over the existing types in power consumption. The designs are simulated using 130nm CMOS technology using Mentor Graphics tools for comparisons and analysis.
Keywords :
CMOS digital integrated circuits; comparators (circuits); low-power electronics; CMOS technology; Mentor Graphics tools; clocked regenerative comparator; dynamic double tail comparator; high speed regenerative comparator; low power regenerative comparator; size 130 nm; Clocks; Delays; Inverters; Latches; Power demand; Transient response; Transistors; Clocked Regenerative comparator; Delay and Analog to Digital Converters; Dynamic logic; Power;
Conference_Titel :
Innovations in Information, Embedded and Communication Systems (ICIIECS), 2015 International Conference on
Conference_Location :
Coimbatore
Print_ISBN :
978-1-4799-6817-6
DOI :
10.1109/ICIIECS.2015.7192984