DocumentCode :
1576149
Title :
Steep subthreshold slope nanoelectromechanical field-effect transistors with nanowire channel and back gate geometry
Author :
Ji-Hun Kim ; Chen, Zack C. Y. ; Soonshin Kwon ; Jie Xiang
Author_Institution :
Dept. of Electr. & Comput. Eng., Univ. of California San Diego, La Jolla, CA, USA
fYear :
2013
Firstpage :
209
Lastpage :
210
Abstract :
Significant physical challenges remain for CMOS technology to increase Ion and decrease Ioff as transistor dimension and power supply voltages continue downscaling. For Ioff, a physical barrier exists as exhibited in the subthreshold slope SS = |(∂Vg)/(∂lnId)| = ln10·kBT/q, which is limited to > 60 mV/dec at room temperature due to electron thermal distribution. To circumvent this fundamental thermodynamical limit, we have designed the first integration of semiconductor nanowires (NWs) and nanoelectromechanical system (NEMS) field effect transistor structure (NW-NEMFET). We have previously demonstrated 0.5 ps intrinsic delay and near ballistic operation in quantum confined semiconductor heterostructure NWFETs with diameters less than 15 nm.[1] The current design uses high performance suspended semiconductor NWs as the conduction channel, while the electrostatic pull-in of the NW towards the gate stack enables abrupt switching to the off-state leading to high frequency, low power nanoelectronics. We show that compared to planar suspended-gate FET (SGFET) design [2], NW-NEMFET allows zero SS with 1015 on-off ratio and near 1 V pull-in voltage (Vpi) due to enhanced 3D capacitive coupling, as well as operation at very-high-frequency (VHF) and even ultra-high-frequency (UHF) due to the NW beams´ extremely high aspect ratio and small dimensions. [3] Fabrication and characterization of will be discussed.
Keywords :
CMOS integrated circuits; elemental semiconductors; field effect transistors; nanoelectromechanical devices; nanoelectronics; nanowires; semiconductor device models; semiconductor heterojunctions; silicon; 3D capacitive coupling; CMOS technology; NEMS; NW-NEMFET; Si; back gate geometry; ballistic operation; conduction channel; electrostatic pull-in; high performance suspended semiconductor nanowires; intrinsic delay; nanoelectromechanical system; nanowire channel; quantum confined semiconductor heterostructure NWFET; semiconductor nanowires; steep subthreshold slope nanoelectromechanical field-effect transistors; ultra-high-frequency operation; very-high-frequency operation; Couplings; Electrodes; Electrostatics; Logic gates; MOSFET; Silicon; Switches;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Device Research Conference (DRC), 2013 71st Annual
Conference_Location :
Notre Dame, IN
ISSN :
1548-3770
Print_ISBN :
978-1-4799-0811-0
Type :
conf
DOI :
10.1109/DRC.2013.6633867
Filename :
6633867
Link To Document :
بازگشت